Part Number Hot Search : 
CJ78M09 15KP10 2SB547A 48D05 NB40L IRFZ46 SK2628 2N540
Product Description
Full Text Search
 

To Download FQU20N06LTU Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  may 2001 qfet tm fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 fqd20n06l / fqu20n06l 60v logic n-channel mosfet general description these n-channel enhancement mode power field effect transistors are produced using fairchild?s proprietary, planar stripe, dmos technology. this advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. these devices are well suited for low voltage applications such as automotive, dc/ dc converters, and high efficiency switching for power management in portable and battery operated products. features ? 17.2a, 60v, r ds(on) = 0.06 ? @ v gs = 10v ? low gate charge ( typical 9.5 nc) ? low crss ( typical 35 pf) ? fast switching ? 100% avalanche tested ? improved dv/dt capability ? 150 o c maximum junction temperature rating ? low level gate drive requirements allowing direct operation form logic drivers absolute maximum ratings t c = 25c unless otherwise noted thermal characteristics symbol parameter fqd20n06l / fqu20n06l units v dss drain-source voltage 60 v i d drain current - continuous (t c = 25c) 17.2 a - continuous (t c = 100c) 10.9 a i dm drain current - pulsed (note 1) 68.8 a v gss gate-source voltage 20 v e as single pulsed avalanche energy (note 2) 170 mj i ar avalanche current (note 1) 17.2 a e ar repetitive avalanche energy (note 1) 3.8 mj dv/dt peak diode recovery dv/dt (note 3) 7.0 v/ns p d power dissipation (t a = 25c) * 2.5 w power dissipation (t c = 25c) 38 w - derate above 25c 0.30 w/c t j , t stg operating and storage temperature range -55 to +150 c t l maximum lead temperature for soldering purposes, 1/8 " from case for 5 seconds 300 c symbol parameter typ max units r jc thermal resistance, junction-to-case -- 3.28 c / w r ja thermal resistance, junction-to-ambient * -- 50 c / w r ja thermal resistance, junction-to-ambient -- 110 c / w * when mounted on the minimum pad size recommended (pcb mount) ! " ! ! ! " " " ! " ! ! ! " " " s d g i-pak fqu series d-pak fqd series g s d g s d
fqd20n06l / fqu20n06l rev. a1. may 2001 ?2001 fairchild semiconductor corporation electrical characteristics t c = 25c unless otherwise noted notes: 1. repetitive rating : pulse width limited by maximum junction temperature 2. l = 670 h, i as = 17.2a, v dd = 25v, r g = 25 ?, starting t j = 25c 3. i sd 21a, di/dt 300a/ s, v dd bv dss, starting t j = 25c 4. pulse test : pulse width 300 s, duty cycle 2% 5. essentially independent of operating temperature symbol parameter test conditions min typ max units off characteristics bv dss drain-source breakdown voltage v gs = 0 v, i d = 250 a 60 -- -- v ? bv dss / ? t j breakdown voltage temperature coefficient i d = 250 a, referenced to 25c -- 0.06 -- v/c i dss zero gate voltage drain current v ds = 60 v, v gs = 0 v -- -- 1 a v ds = 48 v, t c = 125c -- -- 10 a i gssf gate-body leakage current, forward v gs = 20 v, v ds = 0 v -- -- 100 na i gssr gate-body leakage current, reverse v gs = -20 v, v ds = 0 v -- -- -100 na on characteristics v gs(th) gate threshold voltage v ds = v gs , i d = 250 a 1.0 -- 2.5 v r ds(on) static drain-source on-resistance v gs = 10 v, i d = 8.6 a v gs = 5 v, i d = 8.6 a -- -- 0.046 0.057 0.06 0.075 ? g fs forward transconductance v ds = 25 v, i d = 8.6 a -- 11 -- s dynamic characteristics c iss input capacitance v ds = 25 v, v gs = 0 v, f = 1.0 mhz -- 480 630 pf c oss output capacitance -- 175 230 pf c rss reverse transfer capacitance -- 35 45 pf switching characteristics t d(on) turn-on delay time v dd = 30 v, i d = 10.5 a, r g = 25 ? -- 10 30 ns t r turn-on rise time -- 165 340 ns t d(off) turn-off delay time -- 35 80 ns t f turn-off fall time -- 70 150 ns q g total gate charge v ds = 48 v, i d = 21 a, v gs = 5 v -- 9.5 13 nc q gs gate-source charge -- 2.5 -- nc q gd gate-drain charge -- 5.5 -- nc drain-source diode characteristics and maximum ratings i s maximum continuous drain-source diode forward current -- -- 17.2 a i sm maximum pulsed drain-source diode forward current -- -- 68.8 a v sd drain-source diode forward voltage v gs = 0 v, i s = 17.2 a -- -- 1.5 v t rr reverse recovery time v gs = 0 v, i f = 21 a, di f / dt = 100 a/ s -- 54 -- ns q rr reverse recovery charge -- 75 -- nc (note 4) (note 4, 5) (note 4, 5) (note 4)
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 048121620 0 2 4 6 8 10 12 v ds = 30v v ds = 48v note : i d = 21a v gs , gate-source voltage [v] q g , total gate charge [nc] 10 -1 10 0 10 1 0 500 1000 1500 c iss = c gs + c gd (c ds = shorted) c oss = c ds + c gd c rss = c gd notes : 1. v gs = 0 v 2. f = 1 mhz c rss c oss c iss capacitance [pf] v ds , drain-source voltage [v] 0.2 0.4 0.6 0.8 1.0 1.2 1.4 10 -1 10 0 10 1 150 notes : 1. v gs = 0v 2. 250 s pulse test 25 i dr , reverse drain current [a] v sd , source-drain voltage [v] 0 102030405060 20 40 60 80 100 v gs = 10v v gs = 5v not e : t j = 25 r ds(on) [m ], drain-source on-resistance i d , drain current [a] 0246810 10 -1 10 0 10 1 150 25 -55 notes : 1. v ds = 25v 2. 250 s pulse test i d , drain current [a] v gs , gate-source voltage [v] 10 -1 10 0 10 1 10 0 10 1 v gs top : 10.0 v 8.0 v 6.0 v 5.0 v 4.5 v 4.0 v 3.5 v bottom : 3.0 v notes : 1. 250 s pulse test 2. t c = 25 i d , drain current [a] v ds , drain-source voltage [v] figure 5. capacitance characteristics figure 6. gate charge characteristics figure 3. on-resistance variation vs. drain current and gate voltage figure 4. body diode forward voltage variation vs. source current and temperature figure 2. transfer characteristics figure 1. on-region characteristics typical characteristics
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 10 -5 10 -4 10 -3 10 -2 10 -1 10 0 10 1 10 -2 10 -1 10 0 notes : 1 . z jc (t) = 3.28 /w m a x. 2 . d u t y f a c t o r , d = t 1 /t 2 3 . t jm - t c = p dm * z jc (t) sin g le p u ls e d=0.5 0.02 0.2 0.05 0.1 0.01 z jc (t), therm al response t 1 , square w ave pulse duration [sec] 25 50 75 100 125 150 0 5 10 15 20 i d , drain current [a] t c , case temperature [ ] 10 -1 10 0 10 1 10 2 10 -1 10 0 10 1 10 2 10 3 dc 10 ms 1 ms 100 s operation in this area is limit ed by r ds(on) not es : 1. t c = 25 o c 2. t j = 150 o c 3. si ngl e pul se i d , drain current [a] v ds , drain-source voltage [v] -100 -50 0 50 100 150 200 0.0 0.5 1.0 1.5 2.0 2.5 notes : 1. v gs = 10 v 2. i d = 8.6 a r ds(on) , (normalized) drain-source on-resistance t j , junction temperature [ o c] -100 -50 0 50 100 150 200 0.8 0.9 1.0 1.1 1.2 notes : 1. v gs = 0 v 2. i d = 250 a bv dss , (normalized) drain-source breakdown voltage t j , junction temperature [ o c] figure 9. maximum safe operating area figure 10. maximum drain current vs. case temperature figure 7. breakdown voltage variation vs. temperature figure 8. on-resistance variation vs. temperature figure 11. transient thermal response curve t 1 p dm t 2 typical characteristics (continued)
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 gate charge test circuit & waveform resistive switching test circuit & waveforms unclamped inductive switching test circuit & waveforms charge v gs 5v q g q gs q gd 3ma v gs dut v ds 300nf 50k 200nf 12v same type as dut charge v gs 5v q g q gs q gd 3ma v gs dut v ds 300nf 50k 200nf 12v same type as dut v gs v ds 10% 90% t d(on) t r t on t off t d(off) t f v dd 5v v ds r l dut r g v gs v gs v ds 10% 90% t d(on) t r t on t off t d(off) t f v dd 5v v ds r l dut r g v gs e as =li as 2 ---- 2 1 -------------------- bv dss -v dd bv dss v dd v ds bv dss t p v dd i as v ds (t) i d (t) time 10v dut r g l i d t p e as =li as 2 ---- 2 1 e as =li as 2 ---- 2 1 ---- 2 1 -------------------- bv dss -v dd bv dss v dd v ds bv dss t p v dd i as v ds (t) i d (t) time 10v dut r g l l i d i d t p
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 peak diode recovery dv/dt test circuit & waveforms dut v ds + _ driver r g same type as dut v gs ? dv/dt controlled by r g ?i sd controlled by pulse period v dd l i sd 10v v gs ( driver ) i sd ( dut ) v ds ( dut ) v dd body diode forward voltage drop v sd i fm , body diode forward current body diode reverse current i rm body diode recovery dv/dt di/dt d = gate pulse width gate pulse period -------------------------- dut v ds + _ driver r g same type as dut v gs ? dv/dt controlled by r g ?i sd controlled by pulse period v dd l l i sd 10v v gs ( driver ) i sd ( dut ) v ds ( dut ) v dd body diode forward voltage drop v sd i fm , body diode forward current body diode reverse current i rm body diode recovery dv/dt di/dt d = gate pulse width gate pulse period -------------------------- d = gate pulse width gate pulse period --------------------------
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 package dimensions 6.60 0.20 2.30 0.10 0.50 0.10 5.34 0.30 0.70 0.20 0.60 0.20 0.80 0.20 9.50 0.30 6.10 0.20 2.70 0.20 9.50 0.30 6.10 0.20 2.70 0.20 min0.55 0.76 0.10 0.50 0.10 1.02 0.20 2.30 0.20 6.60 0.20 0.76 0.10 (5.34) (1.50) (2xr0.25) (5.04) 0.89 0.10 (0.10) (3.05) (1.00) (0.90) (0.70) 0.91 0.10 2.30typ [2.30 0.20] 2.30typ [2.30 0.20] max0.96 (4.34) (0.50) (0.50) dpak
fqd20n06l / fqu20n06l ?2001 fairchild semiconductor corporation rev. a1. may 2001 package dimensions (continued) 6.60 0.20 0.76 0.10 max0.96 2.30typ [2.30 0.20] 2.30typ [2.30 0.20] 0.60 0.20 0.80 0.10 1.80 0.20 9.30 0.30 16.10 0.30 6.10 0.20 0.70 0.20 5.34 0.20 0.50 0.10 0.50 0.10 2.30 0.20 (0.50) (0.50) (4.34) ipak
?2001 fairchild semiconductor corporation rev. h2 trademarks the following are registered and unregistered trademarks fairchild semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. disclaimer fairchild semiconductor reserves the right to make changes without further notice to any products herein to improve reliability, function or design. fairchild does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights, nor the rights of others. life support policy fairchild?s products are not authorized for use as critical components in life support devices or systems without the express written approval of fairchild semiconductor corporation. as used herein: 1. life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. a critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. product status definitions definition of terms datasheet identification product status definition advance information formative or in design this datasheet contains the design specifications for product development. specifications may change in any manner without notice. preliminary first production this datasheet contains preliminary data, and supplementary data will be published at a later date. fairchild semiconductor reserves the right to make changes at any time without notice in order to improve design. no identification needed full production this datasheet contains final specifications. fairchild semiconductor reserves the right to make changes at any time without notice in order to improve design. obsolete not in production this datasheet contains specifications on a product that has been discontinued by fairchild semiconductor. the datasheet is printed for reference information only. acex? bottomless? coolfet? crossvolt? densetrench? dome? ecospark? e 2 cmos? ensigna? fact? fact quiet series? fast ? fastr? frfet? globaloptoisolator? gto? hisec? isoplanar? littlefet? microfet? microwire? optologic? optoplanar? pacman ? pop? powertrench ? qfet? qs? qt optoelectronics? quiet series? slient switcher ? smart start? stealth? supersot?-3 supersot?-6 supersot?-8 syncfet? tinylogic? uhc? ultrafet ? vcx?
product folder - fairchild p/n fqu20n06l - 60v n-channel logic level qfet fairchild semiconductor space space space search | parametric | cross reference space product folders and datasheets application notes space space space find products home >> find products >> space space space space products groups space analog and mixed signal discrete interface logic microcontrollers non-volatile memory optoelectronics markets and applications new products product selection and parametric search cross-reference search technical information buy products technical support my fairchild company fqu20n06l 60v n-channel logic level qfet related links request samples dotted line how to order products dotted line product change notices (pcns) dotted line support dotted line distributor and field sales representatives dotted line quality and reliability dotted line design tools contents general description | features | product status/pricing/packaging | models general description these n-channel enhancement mode power field effect transistors are produced using fairchild?s proprietary, planar stripe, dmos technology. this advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. these devices are well suited for low voltage applications such as dc/dc converters, high efficiency switching for power management in portable and battery operated products. back to top features l 17.2a, 60v, r ds(on) = 0.06 w @v gs = 10 v l low gate charge ( typical 9.5 nc) l low crss ( typical 35 pf) l fast switching l 100% avalanche tested l improved dv/dt capability l 150c maximum junction temperature rating l low level gate drive requirements allowing direct operation form logic drivers back to top space datasheet download this datasheet pdf e-mail this datasheet [e- mail] this page print version file:///d|/html/fqu20n06l.html (1 of 2) [7/26/02 12:16:12 pm]
product folder - fairchild p/n fqu20n06l - 60v n-channel logic level qfet product status/pricing/packaging product product status pricing* package type leads packing method FQU20N06LTU full production $0.455 to-251(ipak) 3 rail * 1,000 piece budgetary pricing back to top models package & leads condition temperature range software version revision date pspice to-251(ipak)-3 electrical/thermal -55c to 150c 9 mar 25, 2000 back to top space space home | find products | technical information | buy products | support | company | contact us | site index | privacy policy ? copyright 2002 fairchild semiconductor space space file:///d|/html/fqu20n06l.html (2 of 2) [7/26/02 12:16:12 pm]


▲Up To Search▲   

 
Price & Availability of FQU20N06LTU

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X